## KiiT

## FOURTH SEMESTER EXAMINATION-2012 DIGITAL ELECTRONICS CIRCUITS

[EC-402]

| Full Marks: 60 | Time: 3 Hours                             |
|----------------|-------------------------------------------|
|                | luding question No.1 which is compulsory. |

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable and All parts of a question should be answered at one place only.

| 1. | a) b) c) d) e) f) g) h) i) | (11010110110) <sub>2</sub> = (?) <sub>16</sub> What do you mean by non-weighted code? Give examples. How can an X-NOR gate be used as an inverter? State Demorgan's Theorem. Write the truth table and draw the circuit diagram of a 2:1 multiplexer. What is bidirectional shift register? Determine the percentage resolution of a 8-bit DAC. Explain the term Fan-in and fan-out as applicable to gates. What do you mean by state reduction and what is it's advantage? Draw the circuit of a CMOS inverter. | (1x10)     |
|----|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 2. | a)                         | Implement 3-bit combined even and odd parity generator using a multiplexer having two select lines and X or gate. (hint: use X or gate as a buffer and as an inverter)                                                                                                                                                                                                                                                                                                                                           | (4)        |
|    | b)                         | Minimize the following $F(A, B, C, D) = \sum m(1, 3, 7, 11, 15) + \sum d(0, 2, 5)$ And realize it using minimum number of NAND gates.                                                                                                                                                                                                                                                                                                                                                                            | (4)        |
|    | c)                         | Perform the following decimal additions in the 8421 code.  i) 23.2 + 88.4                                                                                                                                                                                                                                                                                                                                                                                                                                        | (2)        |
| 3. | a)                         | Design a 4 bit look-ahead carry adder and explain how does the look-ahead carry adder speed up the addition process.                                                                                                                                                                                                                                                                                                                                                                                             | (5)        |
|    | b)                         | Design a 1 line to 4 line Demultiplexer and write it's truth table. What is it's application.                                                                                                                                                                                                                                                                                                                                                                                                                    | (5)        |
| 4. | a)                         | Design a 4 bit parallel-in serial-out (PISO) shift register using D FFs.                                                                                                                                                                                                                                                                                                                                                                                                                                         | (4)        |
|    | b)<br>c)                   | Design a Mod-6 synchronous counter using T FFs. Design a 3 bit Ring counter.                                                                                                                                                                                                                                                                                                                                                                                                                                     | (4)<br>(2) |
|    |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |

| 3. | . a, | Convert D FF to T FF and J-K FF to D FF.                                                                                                                                                                                                     | (5)   |
|----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|    | b)   | Describe the operation of the 555 astable multivibrator with proper logic diagram. Calculate the frequency and duty cycle of the astable multivibrator output for C=0.01 $\mu F$ , $R_A=10~K\Omega$ , $R_B=50k\Omega$ .                      | (5)   |
| 6. | a)   | Explain the working of two-input TTL NAND gate with totem-pole out put. Write it's advantage and disadvantage.                                                                                                                               | (5)   |
|    | b)   | With the help of a neat diagram explain the working of a flash-type ADC.                                                                                                                                                                     | (5)   |
| 7. | a)   | Show the difference between Moore circuit and Mealy circuit. Draw the state diagram and the state table for a Mealy type sequence detector to detect the sequence 1011 and also draw the logic diagram of the sequence detector using D FFs. | (6)   |
|    | b)   | Design a full subtractor using i) Decoder ii) Multiplexer                                                                                                                                                                                    | (4)   |
| 8. |      | Write short notes on any <u>TWO</u>                                                                                                                                                                                                          | (2x5) |
|    |      | a) PAL and PLA b) RAM & ROM c) State diagram and State table d) 3 bit ripple up counter                                                                                                                                                      |       |
|    |      |                                                                                                                                                                                                                                              |       |

2